| AFGA |
OPERATING TEMP RANGE |
-55.0/+125.0 DEG CELSIUS |
| AFJQ |
STORAGE TEMP RANGE |
-65.0/+200.0 DEG CELSIUS |
| AEHX |
MAXIMUM POWER DISSIPATION RATING |
220.0 MILLIWATTS |
| CTFT |
CASE OUTLINE SOURCE AND DESIGNATOR |
T0-85 JOINT ELECTRON DEVICE ENGINEERING COUNCIL |
| CQSZ |
INCLOSURE CONFIGURATION |
FLAT PACK |
| TTQY |
TERMINAL TYPE AND QUANTITY |
14 FLAT LEADS |
| TEST |
TEST DATA DOCUMENT |
10001-2836106 DRAWING (THIS IS THE BASIC GOVERNING DRAWING, SUCH AS A CONTRACTOR DRAWING, ORIGINAL EQUIPMENT MANUFACTURER DRAWING, ETC.; EXCLUDES ANY SPECIFICATION, STANDARD OR OTHER DOCUMENT THAT MAY BE REFERENCED IN A BASIC GOVERNING DRAWING) |
| ADAU |
BODY HEIGHT |
0.030 INCHES MINIMUM AND 0.070 INCHES MAXIMUM |
| CZEN |
VOLTAGE RATING AND TYPE PER CHARACTERISTIC |
5.5 VOLTS MAXIMUM POWER SOURCE |
| CQSJ |
INCLOSURE MATERIAL |
CERAMIC AND GLASS |
| ADAQ |
BODY LENGTH |
0.240 INCHES MINIMUM AND 0.275 INCHES MAXIMUM |
| CQWX |
OUTPUT LOGIC FORM |
TRANSISTOR-TRANSISTOR LOGIC |
| CQZP |
INPUT CIRCUIT PATTERN |
8 INPUT |
| CBBL |
FEATURES PROVIDED |
MONOLITHIC AND HERMETICALLY SEALED AND ASYNCHRONOUS AND W/ENABLE AND RESETTABLE AND SYNCHRONOUS AND POSITIVE OUTPUTS |
| CZEQ |
TIME RATING PER CHACTERISTIC |
15.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, LOW TO HIGH LEVEL OUTPUT AND 15.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, HIGH TO LOW LEVEL OUTPUT |
| CSSL |
DESIGN FUNCTION AND QUANTITY |
2 FLIP-FLOP, J-K, CLOCKED |
| ADAT |
BODY WIDTH |
0.160 INCHES MINIMUM AND 0.185 INCHES MAXIMUM |
| CWSG |
TERMINAL SURFACE TREATMENT |
SOLDER |