| TEST |
TEST DATA DOCUMENT |
80063-SM-B-963502 DRAWING (THIS IS THE BASIC GOVERNING DRAWING, SUCH AS A CONTRACTOR DRAWING, ORIGINAL EQUIPMENT MANUFACTURER DRAWING, ETC.; EXCLUDES ANY SPECIFICATION, STANDARD OR OTHER DOCUMENT THAT MAY BE REFERENCED IN A BASIC GOVERNING DRAWING) |
| AFGA |
OPERATING TEMP RANGE |
-55.0/+125.0 DEG CELSIUS |
| CZEN |
VOLTAGE RATING AND TYPE PER CHARACTERISTIC |
15.5 VOLTS MAXIMUM POWER SOURCE |
| AEHX |
MAXIMUM POWER DISSIPATION RATING |
500.0 MILLIWATTS |
| ADAQ |
BODY LENGTH |
0.339 INCHES MINIMUM AND 0.350 INCHES MAXIMUM |
| CQZP |
INPUT CIRCUIT PATTERN |
14 STAGE |
| CQSZ |
INCLOSURE CONFIGURATION |
FLAT PACK |
| CZEQ |
TIME RATING PER CHACTERISTIC |
1000.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, LOW TO HIGH LEVEL OUTPUT AND 1000.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, HIGH TO LOW LEVEL OUTPUT |
| AFJQ |
STORAGE TEMP RANGE |
-65.0/+150.0 DEG CELSIUS |
| ADAT |
BODY WIDTH |
0.200 INCHES MINIMUM AND 0.300 INCHES MAXIMUM |
| CQSJ |
INCLOSURE MATERIAL |
CERAMIC |
| ADAU |
BODY HEIGHT |
0.008 INCHES MINIMUM AND 0.100 INCHES MAXIMUM |
| CQWX |
OUTPUT LOGIC FORM |
COMPLEMENTARY-METAL OXIDE-SEMICONDUCTOR LOGIC |
| CTFT |
CASE OUTLINE SOURCE AND DESIGNATOR |
MO-004-AG JOINT ELECTRON DEVICE ENGINEERING COUNCIL |
| TTQY |
TERMINAL TYPE AND QUANTITY |
16 FLAT LEADS |
| CSSL |
DESIGN FUNCTION AND QUANTITY |
1 COUNTER, BINARY AND 1 COUNTER, RIPPLE AND 1 OSCILLATOR |
| CBBL |
FEATURES PROVIDED |
MEDIUM SPEED AND W/DISABLE AND HERMETICALLY SEALED AND PRESETTABLE |
| CWSG |
TERMINAL SURFACE TREATMENT |
SOLDER |